# CE218552 - PSoC 6 MCU: UART to Memory Buffer Using DMA

# **Objective**

This PSoC 6 code example demonstrates a UART-to-memory buffer data transfer using DMA, with no CPU usage. DMA channels are used to implement data transfer both on received data and transmitted data of the UART.

#### Overview

This example demonstrates how a PSoC® 6 DMA channel transfers data received from the UART to a buffer in memory. When the buffer is filled, a second DMA channel drains the buffer to the UART, to be transmitted.

## Requirements

Tool: PSoC Creator™ 4.2

Programming Language: C (ARM® GCC)

Associated Parts: All PSoC 6 parts

Related Hardware: CY8CKIT-062 PSoC 6 BLE Pioneer Kit

## Design

The design implements a DMA interface between a UART and a buffer in RAM. There are two DMA channels, as Figure 1 shows. RxDMA handles the transfer of data from the UART's Rx FIFO to the buffer. TxDMA handles the transfer of data back from the buffer to the UART TxFIFO. The buffer size is 10 bytes.

The UART is configured to trigger the RxDMA channel when there is at least one byte of data present in the UART's RxFIFO. The RxDMA moves one byte of data from the UART to the buffer each time it is triggered. RxDMA's transfer descriptor is configured to transfer 10 bytes, which is the size of the buffer. After transferring 10 bytes, RxDMA generates an interrupt (RxDMA\_Cmplt), which enables the TxDMA channel.

The TxDMA channel's transfer descriptor is configured to transfer 10 bytes from the buffer to the UART's TxFIFO. Each byte transfer of the TxDMA is triggered by the UART's TxFIFO status. The UART triggers TxDMA when there is at least one byte of space available in the TxFIFO. This mechanism ensures that TxDMA transfer to the UART does not result in overflow of TxFIFO...

Figure 1. PSoC Creator Project Schematic





# **Operation**

- 1. Program the project on to CY8CKIT-062. Rx and Tx lines of PSoC 6 are already connected to Tx and RX lines of the PSoC 5LP on the board. PSoC 5LP implements a UART-to-USB bridge, which enumerates as a COM port on the PC.
- 2. Set up a terminal program to transmit/receive the UART data. You also need to find and connect to the COM port that is enumerated. The UART settings for the terminal are as follows

■ Baud Rate: 115,200 bps

Data bits: 8 bits
Stop bits: 1 bit
Parity: None
Flow control: None

Once the terminal program is started, a welcome text is printed as shown in Figure 2.

Figure 2. Terminal Output



4. Now, you can enter bytes through the terminal input, which will be received by the PSoC 6 UART and stored in the buffer. When the number of characters sent is equal to 10, PSoC 6 echoes back all the 10 characters.

# **Components**

Table 1 lists the PSoC Creator Components used in this example, as well as the hardware resources used by each.

Table 1. List of Components

| Component | Hardware Resources |
|-----------|--------------------|
| RxDMA     | 1 DMA channel      |
| TxDMA     | 1 DMA channel      |
| UART      | SCB                |

#### **Parameter Settings**

#### **RxDMA Configuration**

RxDMA transfers data from the UART to buffer. The basic configuration for the RxDMA Component is shown in Figure 3.





Figure 3. RxDMA Basic Configuration

- 1. The **trigger input** to the DMA is enabled so that a trigger signal triggers the DMA channel. For the RxDMA channel, the trigger signal is routed from the UART's rx\_dma output.
- 2. The DMA channel is configured to a simple UART register-to-buffer transfer; only one descriptor is needed. The **number of descriptors** is set to 1.

The RxDMA descriptor is configured in the Descriptors tab, as Figure 4 shows.





Figure 4. RxDMA Descriptor Configuration

The descriptor configuration determines the characteristics of the DMA transfer.

- 1. RxDMA implements an interrupt on completion of the descriptor. Therefore, the Interrupt is set as "Trigger on descriptor completion". Once the descriptor is complete, the next receive event on the UART should continue the DMA transfers to the buffer. This is achieved by setting the chain to descriptor as "Descriptor\_1" which makes the DMA execute the same descriptor in a loop. In addition, the Channel state on completion is set to "Enable" so that the descriptor is running in a loop with no interruption.
- The input trigger options set how the descriptor responds to the trigger inputs. In this code example, the trigger input
  type is set to one transfer per trigger because a single byte transfer from the UART to the buffer is needed on every
  trigger generated by the UART.
- 3. The data is transferred from a UART hardware register to a memory location. The data being transferred is a byte wide. Therefore, the data size is set to "Byte". Access to the UART register is 32-bit, while the memory access can be 8-, 16- or 32-bit. This is why source and destination transfer widths is set to "Word to byte".
- 4. The X loop transfer setting sets up the x loop for the descriptor. The DMA can set up two nested loops of transfer; x loop is the inner loop of transfer. Refer to the DMA Component datasheet for details. This descriptor transfers 10 bytes from the UART to buffer. Therefore, the number of data elements to transfer is set as 10. Because the data source is a UART register, source increment every cycle by 0. Because the destination is a buffer array, destination increment every cycle by 1. Thus, the data from the UART register is moved to sequential locations in the buffer.
- 5. The Y loop is not used in this code example. Therefore, the number of data elements to transfer is set as 1. Both source and destination increments are set to 0.



6. In the code section, the DMA requires some initialization code. Figure 5 shows the flow chart for the DMA initialization code for RxDMA channel.

Figure 5. Flowchart for DMA Initialization Code



#### **TxDMA Configuration**

TxDMA transfers data from the buffer to UART. The basic configuration for the TxDMA Component is shown in Figure 6.



Figure 6. TxDMA Basic Configuration

- The trigger input to the DMA is enabled so that a trigger signal could be used to trigger the DMA channel. In case of the TxDMA, the trigger signal is routed from the UART's tx dma trigger line.
- 2. The DMA is implementing a simple buffer to UART register transfer, which can be achieved by using a single descriptor. The **number of descriptors** is set to 1.

The Descriptor of the TxDMA is configured in the Descriptor configuration tab shown in Figure 7.





Figure 7. TxDMA Descriptor Configuration

The descriptor configuration determines the characteristics of the DMA transfer.

- 1. The descriptor settings set up the name for the descriptor as "Descriptor\_1". On completion of the descriptor, TxDMA should go to a disabled state with no active descriptor. This is achieved by setting **chain to descriptor** as "None". Also, the **Channel state on completion** is set to "Disable" so that the descriptor is disabled at the end of the transfer. The TxDMA will be re-enabled in the RxDMA Cmplt interrupt.
- The input trigger options set how the descriptor has to behave to the trigger inputs. In this code example, the trigger input type is set to one transfer per trigger because a single byte transfer is needed from the Buffer to UART on every trigger generated by the UART.
- 3. The data is transferred from a memory location to the UART hardware register. The data being transferred is a byte wide. Therefore, the data size is set to "Byte". Access to hardware registers like the UART register is 32-bit while the memory access can be 8-, 16-, or 32-bit. This is why source and destination transfer widths is set to "Byte to Word".
- 4. The X loop transfer setting sets up the x loop for the descriptor. The DMA can set up two nested loops of transfer; x loop is the inner loop of transfer. Refer to the DMA Component datasheet for details. This descriptor transfers 10 bytes from the buffer to UART. Therefore, the number of data elements to transfer is set as 10. Because the data source is the buffer array, source increment every cycle by 1. Because the destination is a UART register, destination increment every cycle by 0. Thus, the data from the buffer array is moved sequentially to the UART.
- The Y loop is not used in this code example. Therefore, the number of data elements to transfer is set as 1. Both source and destination increments are set to 0.
- 6. Similar to RxDMA, there is some amount of code needed to initialize TxDMA. The initialization code for TxDMA is very similar to the one for RxDMA, shown in Figure 5. The initialization code first configures the descriptor to source as the buffer and the destination as the UART's TX\_FIFO\_WR register. After this, the initialization code simply initializes the descriptor and the channel. For TxDMA, there is no Interrupt enabled because a DMA channel interrupt is not used from TxDMA.



#### **UART Configuration**

The basic UART configuration is shown in Figure 8. The basic UART configurations are all left as default.

Figure 8. UART Basic Configuration



The UART is set to have a standard Tx/Rx mode. The baud rate is set at 115,200 with oversample of 12. Data width is 8 bits with no parity and one stop bit.

Advanced configuration settings for the UART are shown in Figure 9.





Figure 9. UART Advanced Configuration

- 1. **RX Output** is enabled. This will provide a DMA trigger line based on the RxFIFO level. This trigger is used to trigger RxDMA.
- 2. **TX Output** is enabled. This will provide a DMA trigger line based on the TxFIFO level. This trigger is used to trigger TxDMA.
- 3. RX FIFO Level is set to 0. This setting means that an RX DMA trigger is generated when the Rx FIFO level is above 0.
- 4. **TX FIFO Level** is set to 127. This setting means that a TX DMA trigger is generated when the Tx FIFO level is below 127.



# CE218552 - PSoC 6 MCU: UART to Memory Buffer Using DMA

# **Related Documents**

Table 2 lists the relevant application notes, code examples, Component datasheets, and device and DVK documentation.

#### Table 2. Related Documents

| Application Notes                                                                      |                                                                       |  |  |  |
|----------------------------------------------------------------------------------------|-----------------------------------------------------------------------|--|--|--|
| AN210781: Getting Started with PSoC 6 MCU with Bluetooth Low Energy (BLE) Connectivity | This application note introduces the PSoC 6 BLE device                |  |  |  |
| Code Examples                                                                          |                                                                       |  |  |  |
| CE218553- PSoC 6 MCU- PWM triggering a DMA channel                                     | This code example is a simple case of a PWM triggering a DMA channel. |  |  |  |
| PSoC Creator Component Datasheets                                                      |                                                                       |  |  |  |
| UART                                                                                   | UART (SCB_UART_PDL)                                                   |  |  |  |
| DMA                                                                                    | DIRECT MEMORY ACCESS (DMA_PDL)                                        |  |  |  |
| Device Documentation                                                                   |                                                                       |  |  |  |
| PSoC 6 MCU: PSoC 63 with BLE Architecture<br>Technical Reference Manual (TRM)          | PSoC 6 MCU with BLE Architecture Technical Reference Manual           |  |  |  |
| PSoC 6 MCU: PSoC 63 with BLE Register<br>Technical Reference Manual                    | PSoC 6 MCU with BLE Register Technical Reference Manual               |  |  |  |
| PSoC 6 MCU: PSoC 63 with BLE Datasheet                                                 | PSoC 63 with BLE Datasheet                                            |  |  |  |
| PSoC 6 MCU: PSoC 62 Datasheet                                                          | PSoC 62 Datasheet                                                     |  |  |  |
| Development Kit (DVK) Documentation                                                    |                                                                       |  |  |  |
| CY8CKIT-062-BLE: PSoC 6 BLE Pioneer Kit                                                |                                                                       |  |  |  |



Document History
Document Title: CE218552 - PSoC 6 MCU: UART to Memory Buffer Using DMA

Document Number: 002-18552

| Revision | ECN     | Orig. of<br>Change | Submission<br>Date | Description of Change                                                       |
|----------|---------|--------------------|--------------------|-----------------------------------------------------------------------------|
| **       | 5781252 | QVS                | 06/21/2017         | New code example                                                            |
| *A       | 5856035 | QVS                | 08/21/2017         | Updated to latest version of PSoC Creator and updated the document template |



# **Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

### **Products**

ARM® Cortex® Microcontrollers cypress.com/arm

Automotive cypress.com/automotive

Clocks & Buffers cypress.com/clocks

Interface cypress.com/interface

Internet of Things cypress.com/iot

Memory cypress.com/memory

Microcontrollers cypress.com/mcu

PSoC cypress.com/psoc

Power Management ICs cypress.com/pmic

Touch Sensing cypress.com/touch

USB Controllers cypress.com/usb

Wireless Connectivity cypress.com/wireless

#### **PSoC® Solutions**

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6

## Cypress Developer Community

Forums | WICED IOT Forums | Projects | Videos | Blogs | Training | Components

### Technical Support

cypress.com/support

All other trademarks or registered trademarks referenced herein are the property of their respective owners.



Cypress Semiconductor 198 Champion Court San Jose, CA 95134-1709

© Cypress Semiconductor Corporation, 2013-2017. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.